Ответ тех. поддержки:
"We assume in your application that the trace lengths and impedance from FPGA to SRAM1 and FPGA to SRAM2 are the same. So that, the signals from FPGA will arrive both SRAMs at the same time and output from both the SRAMs will reach FPGA at the same time. Echo clocks are free running clocks, which are generated from input clock K. In depth expansion configuration both the SRAMs will get K clock at the input all the time and both SRAMs will generate the echo clocks. So, you can use echo clocks from any of the SRAMs in your application."
|